Loading...
Searching...
No Matches
sdkconfig_esp32.h
Go to the documentation of this file.
1/*
2 * Copyright (C) 2022 Gunar Schorcht
3 *
4 * This file is subject to the terms and conditions of the GNU Lesser
5 * General Public License v2.1. See the file LICENSE in the top level
6 * directory for more details.
7 */
8
9#pragma once
10
23
24#ifndef DOXYGEN
25
26#ifdef __cplusplus
27extern "C" {
28#endif
29
34
35/* Mapping of Kconfig defines to the respective enumeration values */
36#if CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_2
37# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 2
38#elif CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_5
39# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 5
40#elif CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_10
41# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 10
42#elif CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_20
43# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 20
44#elif CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_40
45# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 40
46#elif CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_80
47# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
48#elif CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_160
49# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 160
50#elif CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ_240
51# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 240
52#endif
53
57#ifndef CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ
58# define CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ 80
59#endif
60
62
66#define CONFIG_RTC_CLK_CAL_CYCLES 1024
67
68#ifdef MODULE_ESP_RTC_TIMER_32K
69# define CONFIG_RTC_EXT_CRYST_ADDIT_CURRENT_NONE 1
70# define CONFIG_RTC_XTAL_CAL_RETRY 1
71# define CONFIG_ESP_SYSTEM_RTC_EXT_XTAL_BOOTSTRAP_CYCLES 5
72#endif
73
77#define CONFIG_EFUSE_MAX_BLK_LEN 192
78#define CONFIG_EFUSE_CODE_SCHEME_COMPAT_3_4 1
79#define CONFIG_ESP_EFUSE_BLOCK_REV_MIN_FULL 0
80#define CONFIG_ESP_EFUSE_BLOCK_REV_MAX_FULL 99
81
85#define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_STA 1
86#define CONFIG_ESP_MAC_ADDR_UNIVERSE_WIFI_AP 1
87#define CONFIG_ESP_MAC_ADDR_UNIVERSE_BT 1
88#define CONFIG_ESP_MAC_ADDR_UNIVERSE_ETH 1
89#define CONFIG_ESP32_UNIVERSAL_MAC_ADDRESSES 4
90
94#define CONFIG_ESP32_REV_MIN 0
95#define CONFIG_ESP32_TRACEMEM_RESERVE_DRAM 0x0
96
97#define CONFIG_ESP_BROWNOUT_DET 1
98#define CONFIG_ESP_BROWNOUT_DET_LVL 0
99#define CONFIG_ESP_CONSOLE_MULTIPLE_UART 1
100#define CONFIG_ESP_DEBUG_OCDAWARE 1
101#define CONFIG_ESP_SLEEP_WAIT_FLASH_READY_EXTRA_DELAY 2000
102
103#define CONFIG_ULP_COPROC_RESERVE_MEM 0
104
108#define CONFIG_ESP_SLEEP_RTC_BUS_ISO_WORKAROUND 1
109#define CONFIG_ESP_SLEEP_WAIT_FLASH_READY_EXTRA_DELAY 2000
110
114#define CONFIG_ADC_CALI_EFUSE_TP_ENABLE 1
115#define CONFIG_ADC_CALI_EFUSE_VREF_ENABLE 1
116#define CONFIG_ADC_CALI_LUT_ENABLE 1
117
121#define CONFIG_ESP_PHY_REDUCE_TX_POWER 1
122
129#ifndef CONFIG_XTAL_FREQ
130# define CONFIG_XTAL_FREQ 0
131#endif
132
136#ifdef MODULE_ESP_SPI_RAM
137# define CONFIG_D0WD_PSRAM_CLK_IO 17
138# define CONFIG_D0WD_PSRAM_CS_IO 16
139# define CONFIG_D2WD_PSRAM_CLK_IO 9
140# define CONFIG_D2WD_PSRAM_CS_IO 10
141# define CONFIG_PICO_PSRAM_CS_IO 10
142# define CONFIG_SPIRAM_BANKSWITCH_ENABLE 1
143# define CONFIG_SPIRAM_BANKSWITCH_RESERVE 8
144# define CONFIG_SPIRAM_CACHE_WORKAROUND 1
145# define CONFIG_SPIRAM_CACHE_WORKAROUND_STRATEGY_MEMW 1
146# define CONFIG_SPIRAM_MODE_QUAD 1
147# define CONFIG_SPIRAM_SPIWP_SD3_PIN 7
148#endif
149
153#ifdef MODULE_ESP_ETH
154# define CONFIG_ETH_USE_ESP32_EMAC 1
155# define CONFIG_ETH_PHY_INTERFACE_RMII 1
156# define CONFIG_ETH_RMII_CLK_INPUT 1
157# define CONFIG_ETH_RMII_CLK_IN_GPIO 0
158# define CONFIG_ETH_DMA_BUFFER_SIZE 512
159# define CONFIG_ETH_DMA_RX_BUFFER_NUM 10
160# define CONFIG_ETH_DMA_TX_BUFFER_NUM 10
161#endif
162
166#ifdef MODULE_ESP_BLE
167# define CONFIG_BT_ALARM_MAX_NUM 50
168# define CONFIG_BTDM_BLE_ADV_REPORT_DISCARD_THRSHOLD 20
169# define CONFIG_BTDM_BLE_ADV_REPORT_FLOW_CTRL_NUM 100
170# define CONFIG_BTDM_BLE_ADV_REPORT_FLOW_CTRL_SUPP 1
171# define CONFIG_BTDM_BLE_CHAN_ASS_EN 1
172# define CONFIG_BTDM_BLE_DEFAULT_SCA_250PPM 1
173# define CONFIG_BTDM_BLE_PING_EN 1
174# define CONFIG_BTDM_BLE_SCAN_DUPL 1
175# define CONFIG_BTDM_BLE_SLEEP_CLOCK_ACCURACY_INDEX_EFF 1
176# define CONFIG_BTDM_CTRL_BLE_MAX_CONN 3
177# define CONFIG_BTDM_CTRL_BLE_MAX_CONN_EFF 3
178# define CONFIG_BTDM_CTRL_BR_EDR_MAX_ACL_CONN_EFF 0
179# define CONFIG_BTDM_CTRL_BR_EDR_MAX_SYNC_CONN_EFF 0
180# define CONFIG_BTDM_CTRL_BR_EDR_SCO_DATA_PATH_EFF 0
181# define CONFIG_BTDM_CTRL_FULL_SCAN_SUPPORTED 1
182# define CONFIG_BTDM_CTRL_HCI_MODE_VHCI 1
183# define CONFIG_BTDM_CTRL_HLI 0 /* ESP-IDF uses 1 by default */
184# define CONFIG_BTDM_CTRL_LPCLK_SEL_MAIN_XTAL 1
185# define CONFIG_BTDM_CTRL_MODE_BLE_ONLY 1
186# define CONFIG_BTDM_CTRL_MODEM_SLEEP_MODE_ORIG 1
187# define CONFIG_BTDM_CTRL_MODEM_SLEEP 1
188# define CONFIG_BTDM_CTRL_PCM_FSYNCSHP_EFF 1
189# define CONFIG_BTDM_CTRL_PCM_POLAR_EFF 0
190# define CONFIG_BTDM_CTRL_PCM_ROLE_EFF 0
191# define CONFIG_BTDM_CTRL_PINNED_TO_CORE 0
192# define CONFIG_BTDM_CTRL_PINNED_TO_CORE_0 1
193# define CONFIG_BTDM_RESERVE_DRAM 0xe000 /* at least 0xdb5c, we use 56 kB */
194# define CONFIG_BTDM_SCAN_DUPL_CACHE_REFRESH_PERIOD 0
195# define CONFIG_BTDM_SCAN_DUPL_CACHE_SIZE 200
196# define CONFIG_BTDM_SCAN_DUPL_TYPE 0
197# define CONFIG_BTDM_SCAN_DUPL_TYPE_DEVICE 1
198#else
199# define CONFIG_BTDM_RESERVE_DRAM 0
200#endif
201
202#ifdef __cplusplus
203}
204#endif
205
206#endif /* DOXYGEN */